Abstraction in FPGA implementation of neural networks
Abstract
A model for FPGA implementation of multilayer perceptron neural networks is presented. The model tries to incorporate object oriented design principles in the analysis training and design of components using hardware description languages. The synthesis will be based on the tools supplied by the FPGA vendors. The results indicate that the method can be utilized and it can be further improved to create a general methodology that bridges the gap between hardware and software in embedded system design.
Source
Proceedings Of The 9th Wseas International Conference On Neural Networks (Nn' 08): Advanced Topics On Neural NetworksURI
https://hdl.handle.net/20.500.12469/1182http://www.wseas.us/e-library/conferences/2008/sofia/NN/nn36.pdf