An Efficient Architecture of Adder Using Fault-Tolerant Majority Gate Based on Atomic Silicon Nanotechnology

dc.authoridAhmadpour, Seyed-Sajad/0000-0003-2462-8030
dc.authorwosidBahar, Ali Newaz/J-3457-2019
dc.authorwosidJafari Navimipour, Nima/AAF-5662-2021
dc.contributor.authorJafari Navimipour, Nima
dc.contributor.authorJafari Navimipour, Nima
dc.contributor.authorBahar, Ali Newaz
dc.contributor.authorYalcin, Senay
dc.date.accessioned2024-10-15T19:39:22Z
dc.date.available2024-10-15T19:39:22Z
dc.date.issued2023
dc.departmentKadir Has Universityen_US
dc.department-temp[Ahmadpour, Seyed-Sajad; Jafari Navimipour, Nima] Kadir Has Univ, Dept Comp Engn, TR-34083 Istanbul, Turkiye; [Jafari Navimipour, Nima] Natl Yunlin Univ Sci & Technol, Future Technol Res Ctr, Touliu 64002, Taiwan; [Bahar, Ali Newaz] Univ Saskatchewan, Dept Elect & Comp Engn, Saskatoo, SK S7N 5A9, Canada; [Bahar, Ali Newaz] Mawlana Bhashani Sci & Technol Univ, Dept ICT, Tangail 1902, Bangladesh; [Yalcin, Senay] Nisantasi Univ, Dept Comp Engn, TR-25370 Istanbul, Turkiyeen_US
dc.descriptionAhmadpour, Seyed-Sajad/0000-0003-2462-8030en_US
dc.description.abstractIt is expected that Complementary Metal Oxide Semiconductor (CMOS) implementation with ever-smaller transistors will soon face significant issues such as device density, power consumption, and performance due to the requirement for challenging fabrication processes. Therefore, a new and promising computation paradigm, nanotechnology, can replace CMOS technology. In addition, a new frontier in computing is opened up by nanotechnology called atomic silicon, which has the same extraordinary behavior as quantum dots. On the other hand, atomic silicon circuits are highly prone to defects, so suggested fault-tolerant structures in this technology play important roles. The full adders have gained popularity and find widespread use in efficiently solving mathematical problems. In the following article, we will explore the development of an efficient fault-tolerant 3-input majority gate (FT-MV3) using DBs, further enhancing the capabilities of digital circuits. A rule-based approach to the redundant DB achieves a less complex and more robust atomic silicon layout for the MV3. We use the SiQAD tool to simulate proposed circuits. In addition, to confirm the efficiency of the proposed gate, all common defects, such as single and double dangling bond omission defects and DB dislocation defects, are examined. The suggested gate is 100% and 66.66% tolerant against single and double DB omission defects, respectively. Furthermore, a new adder design is introduced using the suggested FT-MV3 gate. The results show that the suggested adder is 44.44% and 35.35% tolerant against single and double DB omission defects. Finally, a fault-tolerant four-bit adder is designed based on the proposed adder.en_US
dc.description.woscitationindexScience Citation Index Expanded
dc.identifier.citation2
dc.identifier.doi10.1109/TNANO.2023.3309908
dc.identifier.endpage536en_US
dc.identifier.issn1536-125X
dc.identifier.issn1941-0085
dc.identifier.scopusqualityQ2
dc.identifier.startpage531en_US
dc.identifier.urihttps://doi.org/10.1109/TNANO.2023.3309908
dc.identifier.urihttps://hdl.handle.net/20.500.12469/6310
dc.identifier.volume22en_US
dc.identifier.wosWOS:001071225900002
dc.identifier.wosqualityQ3
dc.language.isoenen_US
dc.publisherIeee-inst Electrical Electronics Engineers incen_US
dc.relation.publicationcategoryMakale - Uluslararası Hakemli Dergi - Kurum Öğretim Elemanıen_US
dc.rightsinfo:eu-repo/semantics/closedAccessen_US
dc.subjectAtomic siliconen_US
dc.subjectsilicon quantum atomic designeren_US
dc.subjectdangling bond (DB)en_US
dc.subjectfault-toleranten_US
dc.titleAn Efficient Architecture of Adder Using Fault-Tolerant Majority Gate Based on Atomic Silicon Nanotechnologyen_US
dc.typeArticleen_US
dspace.entity.typePublication
relation.isAuthorOfPublication0fb3c7a0-c005-4e5f-a9ae-bb163df2df8e
relation.isAuthorOfPublication.latestForDiscovery0fb3c7a0-c005-4e5f-a9ae-bb163df2df8e

Files