An Efficient Architecture of Adder Using Fault-Tolerant Majority Gate Based on Atomic Silicon Nanotechnology

dc.authorscopusid 57202686649
dc.authorscopusid 57299192300
dc.authorscopusid 56412536200
dc.authorscopusid 57780713800
dc.contributor.author Jafari Navimipour, Nima
dc.contributor.author Navimipour, N.J.
dc.contributor.author Bahar, A.N.
dc.contributor.author Yalcin, S.
dc.contributor.other Computer Engineering
dc.date.accessioned 2023-10-19T15:05:28Z
dc.date.available 2023-10-19T15:05:28Z
dc.date.issued 2023
dc.department-temp Ahmadpour, S., Department of Computer Engineering, Kadir Has University, Istanbul, Turkey; Navimipour, N.J., Department of Computer Engineering, Kadir Has University, Istanbul, Turkey; Bahar, A.N., Department of Electrical and Computer Engineering, University of Saskatchewan, SK, Canada; Yalcin, S., Department of Computer Engineering, Nisantasi University, Istanbul, Turkey en_US
dc.description.abstract It is expected that Complementary Metal Oxide Semiconductor (CMOS) implementation with ever-smaller transistors will soon face significant issues such as device density, power consumption, and performance due to the requirement for challenging fabrication processes. Therefore, a new and promising computation paradigm, nanotechnology, can replace CMOS technology. In addition, a new frontier in computing is opened up by nanotechnology called atomic silicon, which has the same extraordinary behavior as quantum dots. Furthermore, Dangling Bond (DB) quantum dots play a vital role in atomic silicon nanotechnology. On the other hand, atomic silicon circuits are highly prone to defects, so suggested fault-tolerant structures in this technology play important roles. The addition operator holds immense significance in digital signal processing and computer arithmetic operations, making it one of the primary operations in digital circuits. Consequently, full adders have gained popularity and find widespread use in efficiently solving mathematical problems. In the following paper, we will explore the development of an efficient fault-tolerant 3-input majority gate (FT-MV3) using DBs, further enhancing the capabilities of digital circuits. A rule-based approach to the redundant DB achieves a less complex and more robust atomic silicon layout for the MV3. We use the powerful SiQAD tool to simulate all the proposed circuits. In addition, to confirm the efficiency of the proposed gate, all common defects, such as single and double dangling bond omission defects and DB dislocation defects, are examined. The suggested majority gate is 100% and 66.66% tolerant against single and double DB omission defects, respectively. Furthermore, a new full adder design is introduced using the suggested FT-MV3 gate. The results show that the suggested full adder is 44.44% and 35.35% tolerant against single and double DB omission defects. Finally, a fault-tolerant four-bit adder is designed based on the proposed full adder. IEEE en_US
dc.identifier.citationcount 3
dc.identifier.doi 10.1109/TNANO.2023.3309908 en_US
dc.identifier.endpage 5 en_US
dc.identifier.issn 1536-125X
dc.identifier.scopus 2-s2.0-85169706638 en_US
dc.identifier.scopusquality Q2
dc.identifier.startpage 1 en_US
dc.identifier.uri https://doi.org/10.1109/TNANO.2023.3309908
dc.identifier.uri https://hdl.handle.net/20.500.12469/4911
dc.identifier.wosquality Q2
dc.khas 20231019-Scopus en_US
dc.language.iso en en_US
dc.publisher Institute of Electrical and Electronics Engineers Inc. en_US
dc.relation.ispartof IEEE Transactions on Nanotechnology en_US
dc.relation.publicationcategory Makale - Uluslararası Hakemli Dergi - Kurum Öğretim Elemanı en_US
dc.rights info:eu-repo/semantics/closedAccess en_US
dc.scopus.citedbyCount 7
dc.subject Adders en_US
dc.subject Atomic Silicon en_US
dc.subject Dangling Bond (DB) en_US
dc.subject Fault tolerance en_US
dc.subject Fault tolerant systems en_US
dc.subject Fault-Tolerant en_US
dc.subject Layout en_US
dc.subject Logic gates en_US
dc.subject Quantum dots en_US
dc.subject Silicon en_US
dc.subject Silicon Quantum Atomic Designer en_US
dc.subject Atoms en_US
dc.subject CMOS integrated circuits en_US
dc.subject Dangling bonds en_US
dc.subject Digital signal processing en_US
dc.subject Energy efficiency en_US
dc.subject Fault tolerance en_US
dc.subject MOS devices en_US
dc.subject Nanocrystals en_US
dc.subject Oxide semiconductors en_US
dc.subject Semiconductor quantum dots en_US
dc.subject Atomic silicon en_US
dc.subject Dangling bond en_US
dc.subject Efficient architecture en_US
dc.subject Fault- tolerant systems en_US
dc.subject Fault-tolerant en_US
dc.subject Full adders en_US
dc.subject Layout en_US
dc.subject Majority gates en_US
dc.subject Quantum dot en_US
dc.subject Silicon quantum atomic designer en_US
dc.subject Adders en_US
dc.title An Efficient Architecture of Adder Using Fault-Tolerant Majority Gate Based on Atomic Silicon Nanotechnology en_US
dc.type Article en_US
dspace.entity.type Publication
relation.isAuthorOfPublication 0fb3c7a0-c005-4e5f-a9ae-bb163df2df8e
relation.isAuthorOfPublication.latestForDiscovery 0fb3c7a0-c005-4e5f-a9ae-bb163df2df8e
relation.isOrgUnitOfPublication fd8e65fe-c3b3-4435-9682-6cccb638779c
relation.isOrgUnitOfPublication.latestForDiscovery fd8e65fe-c3b3-4435-9682-6cccb638779c

Files

Original bundle

Now showing 1 - 1 of 1
No Thumbnail Available
Name:
4911.pdf
Size:
1023.36 KB
Format:
Adobe Portable Document Format
Description:
Tam Metin / Full Text