A synthesis tool for the multiplierless realization of FIR-based multirate DSP systems

Loading...
Thumbnail Image

Date

2000

Authors

Yurdakul, Arda

Journal Title

Journal ISSN

Volume Title

Publisher

IEEE

Open Access Color

OpenAIRE Downloads

OpenAIRE Views

Research Projects

Organizational Units

Journal Issue

Abstract

In this study a synthesis tool using a novel multirate folding technique which handles each FIR filter in a multirate DSP system as a single node is developed. A new architecture is presented for the multiplierless realization of a fold of multirate FIR filters. This synthesizer fully exploits the redundancies (i.e. `idle' and `missing' cycles) and common terms in multirate systems without sacrificing from overall system quality to produce multiplierless multirate systems. It also enables the usage of a single clock for all parts of the circuit.

Description

Keywords

Turkish CoHE Thesis Center URL

Fields of Science

Citation

0

WoS Q

N/A

Scopus Q

N/A

Source

Volume

4

Issue

Start Page

IV-69

End Page

IV-72