A Synthesis Tool for the Multiplierless Realization of Fir-Based Multirate Dsp Systems

Loading...
Thumbnail Image

Date

2000

Authors

Yurdakul, Arda

Journal Title

Journal ISSN

Volume Title

Publisher

IEEE

Open Access Color

Green Open Access

Yes

OpenAIRE Downloads

OpenAIRE Views

Publicly Funded

No
Impulse
Average
Influence
Average
Popularity
Average

Research Projects

Journal Issue

Abstract

In this study a synthesis tool using a novel multirate folding technique which handles each FIR filter in a multirate DSP system as a single node is developed. A new architecture is presented for the multiplierless realization of a fold of multirate FIR filters. This synthesizer fully exploits the redundancies (i.e. `idle' and `missing' cycles) and common terms in multirate systems without sacrificing from overall system quality to produce multiplierless multirate systems. It also enables the usage of a single clock for all parts of the circuit.

Description

Keywords

N/A

Turkish CoHE Thesis Center URL

Fields of Science

0202 electrical engineering, electronic engineering, information engineering, 02 engineering and technology

Citation

WoS Q

Scopus Q

OpenCitations Logo
OpenCitations Citation Count
N/A

Source

2000 IEEE International Symposium on Circuits and Systems. Emerging Technologies for the 21st Century. Proceedings (IEEE Cat No.00CH36353)

Volume

4

Issue

Start Page

IV-69

End Page

IV-72
PlumX Metrics
Citations

Scopus : 1

Captures

Mendeley Readers : 3

SCOPUS™ Citations

1

checked on Feb 06, 2026

Page Views

8

checked on Feb 06, 2026

Downloads

560

checked on Feb 06, 2026

Google Scholar Logo
Google Scholar™
OpenAlex Logo
OpenAlex FWCI
0.2855343

Sustainable Development Goals

SDG data is not available